Item request has been placed! ×
Item request cannot be made. ×
loading  Processing Request

DIELECTRIC SIDEWALL STRUCTURE FOR QUALITY IMPROVEMENT IN GE AND SIGE DEVICES

Item request has been placed! ×
Item request cannot be made. ×
loading   Processing Request
  • Publication Date:
    October 31, 2024
  • معلومة اضافية
    • Document Number:
      20240363777
    • Appl. No:
      18/764436
    • Application Filed:
      July 05, 2024
    • نبذة مختصرة :
      Some embodiments relate to an integrated circuit (IC) disposed on a silicon substrate, which includes a well region having a first conductivity type. An epitaxial pillar of SiGe or Ge extends upward from the well region. The epitaxial pillar includes a lower epitaxial region having the first conductivity type and an upper epitaxial region having a second conductivity type, which is opposite the first conductivity type. A dielectric layer is arranged over an upper surface of the substrate and is disposed around the lower epitaxial region to extend over outer edges of the well region. The dielectric layer has inner sidewalls that contact outer sidewalls of the epitaxial pillar. A dielectric sidewall structure has a bottom surface that rests on an upper surface of the dielectric layer and has inner sidewalls that extend continuously from the upper surface of the dielectric layer to a top surface of the epitaxial pillar.
    • Claim:
      1. An integrated circuit (IC), comprising: a substrate comprising a well region, the well region extending along a topmost surface of the substrate and having a first conductivity type; a dielectric layer arranged over the topmost surface of the substrate; an epitaxial pillar of SiGe or Ge extending upward from the well region and having a bottommost surface that contacts the dielectric layer and the topmost surface of the substrate; and a dielectric sidewall structure surrounding the epitaxial pillar and having a bottom surface that rests on an upper surface of the dielectric layer.
    • Claim:
      2. The IC of claim 1, wherein the epitaxial pillar further comprises a lower epitaxial region having the first conductivity type, and an upper epitaxial region having a second conductivity type, which is opposite the first conductivity type.
    • Claim:
      3. The IC of claim 2, wherein the bottommost surface of the epitaxial pillar has a first width, and the upper epitaxial region has a topmost surface with a second width, the second width being substantially equal to the first width.
    • Claim:
      4. The IC of claim 2, wherein the epitaxial pillar further comprises an intrinsic region of Si or SiGe separating the lower epitaxial region from the upper epitaxial region.
    • Claim:
      5. The IC of claim 1, further comprising a nitride layer on an uppermost surface of the dielectric layer and contacting an outer sidewall of the dielectric sidewall structure.
    • Claim:
      6. The IC of claim 1, further comprising a low-k dielectric layer over an uppermost surface of the dielectric layer, wherein the low-k dielectric layer contacts an outer sidewall of the epitaxial pillar over the dielectric sidewall structure.
    • Claim:
      7. An integrated circuit (IC), comprising: a substrate comprising a well region; a dielectric layer arranged over a topmost surface of the substrate and overlying outer edges of the well region, wherein the dielectric layer has inner sidewalls surrounding an opening in the dielectric layer; an epitaxial pillar of SiGe or Ge extending upward from the well region within the opening and having a bottommost surface that contacts the dielectric layer; and a dielectric sidewall structure surrounding the epitaxial pillar and having both a bottom surface that rests on an upper surface of the dielectric layer and inner sidewalls that contact the inner sidewalls of the dielectric layer.
    • Claim:
      8. The IC of claim 7, wherein the inner sidewalls of the dielectric layer contact outer sidewalls of the epitaxial pillar.
    • Claim:
      9. The IC of claim 7, further comprising a low-k dielectric layer surrounding the dielectric sidewall structure and having an upper surface substantially level with an upper surface of the epitaxial pillar.
    • Claim:
      10. The IC of claim 9, wherein the dielectric sidewall structure extends between the low-k dielectric layer and the epitaxial pillar.
    • Claim:
      11. The IC of claim 10, wherein the low-k dielectric layer contacts the epitaxial pillar at outer sidewall of the epitaxial pillar, wherein the outer sidewalls of the epitaxial pillar extend above the dielectric sidewall structure.
    • Claim:
      12. The IC of claim 7, wherein the dielectric sidewall structure has an upper surface that is level with an upper surface of the epitaxial pillar.
    • Claim:
      13. An integrated circuit (IC), comprising: a substrate comprising a well region; a first dielectric layer arranged over a topmost surface of the substrate and overlying outer edges of the well region, wherein the first dielectric layer has inner sidewalls surrounding an opening in the first dielectric layer; an epitaxial pillar of SiGe or Ge extending upward from the well region within the opening and having a bottommost surface that contacts the first dielectric layer; a second dielectric layer overlying the first dielectric layer, the second dielectric layer comprising inner sidewalls surrounding the opening in the first dielectric layer and offset from the inner sidewalls of the first dielectric layer by a first distance; and a dielectric sidewall structure surrounding the epitaxial pillar and having a width substantially equal to the first distance.
    • Claim:
      14. The IC of claim 13, wherein the dielectric sidewall structure extends between the second dielectric layer and the epitaxial pillar.
    • Claim:
      15. The IC of claim 14, wherein the second dielectric layer contacts the epitaxial pillar.
    • Claim:
      16. The IC of claim 15, wherein the epitaxial pillar comprises a lower epitaxial region having a first conductivity type, and an upper epitaxial region having a second conductivity type, which is opposite the first conductivity type, wherein the first dielectric layer contacts a portion of the epitaxial pillar in the lower epitaxial region, and wherein the second dielectric layer contacts a portion of the epitaxial pillar in the upper epitaxial region.
    • Claim:
      17. The IC of claim 13, wherein the dielectric sidewall structure has a bottom surface contacting the first dielectric layer.
    • Claim:
      18. The IC of claim 13, wherein the second dielectric layer has an uppermost surface substantially level with an uppermost surface of the epitaxial pillar.
    • Claim:
      19. The IC of claim 18, wherein a bottom surface of the first dielectric layer is a first distance from the top surface of the second dielectric layer, and the bottommost surface of the epitaxial pillar is a second distance from the top surface of the epitaxial pillar, where the first distance is substantially equal to the second distance.
    • Claim:
      20. The IC of claim 13, wherein the bottommost surface of the epitaxial pillar is on the topmost surface of the substrate.
    • Current International Class:
      01; 01; 01; 01; 01; 01; 01; 01
    • الرقم المعرف:
      edspap.20240363777