Item request has been placed! ×
Item request cannot be made. ×
loading  Processing Request

HLS Design of a Hardware Accelerator for Homomorphic Encryption

Item request has been placed! ×
Item request cannot be made. ×
loading   Processing Request
  • معلومة اضافية
    • Contributors:
      Techniques de l'Informatique et de la Microélectronique pour l'Architecture des systèmes intégrés (TIMA); Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Centre National de la Recherche Scientifique (CNRS)-Université Grenoble Alpes 2016-2019 (UGA 2016-2019 ); National Engineering School of Sousse / Ecole Nationale d'Ingénieurs de Sousse (ENISo); Université de Sousse
    • بيانات النشر:
      HAL CCSD
      IEEE
    • الموضوع:
      2017
    • Collection:
      Université Grenoble Alpes: HAL
    • الموضوع:
    • نبذة مختصرة :
      International audience ; Modular polynomial multiplication is the most computationally intensive operation in many homomorphic encryption schemes. In order to accelerate homomorphic computations, we propose a software/hardware (SW/HW) co-designed accelerator integrating fast software algorithms with a configurable hardware polynomial multiplier. The hardware accelerator is implemented through a High-Level Synthesis (HLS) flow. We show that our approach is highly flexible, since the same generic high-level description can be configured and re-used to generate a new design with different parameters and very large sizes in negligible time. We show that flexibility does not preclude efficiency: the proposed solution is competitive in comparison with hand-made designs and can provide good performance at low cost.
    • Relation:
      hal-01710778; https://hal.science/hal-01710778
    • الدخول الالكتروني :
      https://hal.science/hal-01710778
    • Rights:
      http://creativecommons.org/licenses/by-nc/
    • الرقم المعرف:
      edsbas.DD6B765