Item request has been placed! ×
Item request cannot be made. ×
loading  Processing Request

A Power-Efficient Continuous-Time Incremental Sigma-Delta ADC for Neural Recording Systems

Item request has been placed! ×
Item request cannot be made. ×
loading   Processing Request
  • معلومة اضافية
    • بيانات النشر:
      KTH, Integrerade komponenter och kretsar
    • الموضوع:
      2015
    • Collection:
      Royal Inst. of Technology, Stockholm (KTH): Publication Database DiVA
    • نبذة مختصرة :
      This paper presents an analog-to-digital converter (ADC) dedicated to neural recording systems. By using two continuous-time incremental sigma-delta ADCs in a pipeline configuration, the proposed ADC can achieve high-resolution without sacrificing the conversion rate. This two-step architecture is also power-efficient, as the resolution requirement for the incremental sigma-delta ADC in each step is significantly relaxed. To further enhance the power efficiency, a class-AB output stage and a dynamic summing comparator are used to implement the sigma-delta modulators. A prototype chip, designed and fabricated in a standard 0.18 µm CMOS process, validates the proposed ADC architecture. Measurement results show that the ADC achieves a peak signal-to-noise-plus-distortion ratio of 75.9 dB over a 4 kHz bandwidth; the power consumption is 34.8 µW, which corresponds to a figure-of-merit of 0.85 pJ/conv. ; QC 20150520
    • File Description:
      application/pdf
    • ISBN:
      978-0-00-356935-3
      0-00-356935-7
    • Relation:
      IEEE Transactions on Circuits and Systems Part 1 : Regular Papers, 1549-8328, 2015, 99, s. 1-10; ISI:000356935700005
    • الرقم المعرف:
      10.1109/TCSI.2015.2418892
    • الدخول الالكتروني :
      http://urn.kb.se/resolve?urn=urn:nbn:se:kth:diva-163179
      https://doi.org/10.1109/TCSI.2015.2418892
    • Rights:
      info:eu-repo/semantics/openAccess
    • الرقم المعرف:
      edsbas.40BB22A8