Item request has been placed! ×
Item request cannot be made. ×
loading  Processing Request

Benchmarking and optimization of trench-based multi-gate transistors in a 40 nm non-volatile memory technology

Item request has been placed! ×
Item request cannot be made. ×
loading   Processing Request
  • معلومة اضافية
    • Contributors:
      Institut des Matériaux, de Microélectronique et des Nanosciences de Provence (IM2NP); Aix Marseille Université (AMU)-Université de Toulon (UTLN)-Centre National de la Recherche Scientifique (CNRS); STMicroelectronics Crolles (ST-CROLLES)
    • بيانات النشر:
      HAL CCSD
      IEEE
    • الموضوع:
      2021
    • Collection:
      Aix-Marseille Université: HAL
    • الموضوع:
    • نبذة مختصرة :
      International audience ; This paper addresses the design and characterization of different architectures of novels highdensity multi-gate transistors manufactured in a 40 nm embedded Non-Volatile Memory technology. The proposed multi-gate architectures are based on vertical transistors integrated in deep trenches built alongside the main transistor. Thanks to the built-in trench, the proposed manufacturing process increases the transistor width without impacting its footprint. The electrical behaviour of the different multi-gate transistor architectures is studied and compared based on I-V characteristics. Relevant physical and electrical parameters such as the device footprint, the ON and OFF currents along with the threshold voltage and subthreshold slopes are extracted in order to determine the best candidate among the three studied architectures.
    • Relation:
      hal-03502360; https://hal.science/hal-03502360; https://hal.science/hal-03502360/document; https://hal.science/hal-03502360/file/dtis21-17.pdf
    • الرقم المعرف:
      10.1109/DTIS53253.2021.9505093
    • Rights:
      info:eu-repo/semantics/OpenAccess
    • الرقم المعرف:
      edsbas.18C0CB9B